Hierarchy Input Constant Input Unused Input Floating Input Output Constant Output Unused Output Floating Output Bidir Constant Bidir Unused Bidir Input only Bidir Output only Bidir
U_ov7670_capture 11 0 0 0 60 0 0 0 0 0 0 0 0
U_sccb_iface 29 9 0 9 12 9 9 9 0 0 0 0 0
AC30 1 0 0 0 30 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|read_crosser|sync[10].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|read_crosser|sync[9].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|read_crosser|sync[8].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|read_crosser|sync[7].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|read_crosser|sync[6].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|read_crosser|sync[5].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|read_crosser|sync[4].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|read_crosser|sync[3].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|read_crosser|sync[2].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|read_crosser|sync[1].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|read_crosser|sync[0].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|read_crosser 13 1 0 1 11 1 1 1 0 0 0 0 0
alt_hiconnect_dc_fifo_0|write_crosser|sync[10].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|write_crosser|sync[9].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|write_crosser|sync[8].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|write_crosser|sync[7].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|write_crosser|sync[6].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|write_crosser|sync[5].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|write_crosser|sync[4].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|write_crosser|sync[3].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|write_crosser|sync[2].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|write_crosser|sync[1].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|write_crosser|sync[0].u 3 0 0 0 1 0 0 0 0 0 0 0 0
alt_hiconnect_dc_fifo_0|write_crosser 13 1 0 1 11 1 1 1 0 0 0 0 0
alt_hiconnect_dc_fifo_0 114 164 0 164 119 164 164 164 0 0 0 0 0
the_system|rst_controller|alt_rst_req_sync_uq1 2 1 0 1 1 1 1 1 0 0 0 0 0
the_system|rst_controller|alt_rst_sync_uq1 2 0 0 0 1 0 0 0 0 0 0 0 0
the_system|rst_controller 33 31 0 31 1 31 31 31 0 0 0 0 0
the_system|irq_mapper 2 1 2 1 1 1 1 1 0 0 0 0 0
the_system|aux_data|aux_avalon_export_0 70 0 2 0 68 0 0 0 0 0 0 0 0
the_system|aux_data 70 0 0 0 68 0 0 0 0 0 0 0 0
the_system|aux_ctrl|aux_avalon_export_0 70 0 2 0 68 0 0 0 0 0 0 0 0
the_system|aux_ctrl 70 0 0 0 68 0 0 0 0 0 0 0 0
the_system|acl_iface|rst_controller_003|alt_rst_req_sync_uq1 2 1 0 1 1 1 1 1 0 0 0 0 0
the_system|acl_iface|rst_controller_003|alt_rst_sync_uq1 2 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|rst_controller_003 33 31 0 31 1 31 31 31 0 0 0 0 0
the_system|acl_iface|rst_controller_002|alt_rst_req_sync_uq1 2 1 0 1 1 1 1 1 0 0 0 0 0
the_system|acl_iface|rst_controller_002|alt_rst_sync_uq1 2 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|rst_controller_002 33 31 0 31 1 31 31 31 0 0 0 0 0
the_system|acl_iface|rst_controller_001|alt_rst_req_sync_uq1 2 1 0 1 1 1 1 1 0 0 0 0 0
the_system|acl_iface|rst_controller_001|alt_rst_sync_uq1 2 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|rst_controller_001 33 31 0 31 1 31 31 31 0 0 0 0 0
the_system|acl_iface|rst_controller|alt_rst_req_sync_uq1 2 1 0 1 1 1 1 1 0 0 0 0 0
the_system|acl_iface|rst_controller|alt_rst_sync_uq1 2 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|rst_controller 33 31 0 31 1 31 31 31 0 0 0 0 0
the_system|acl_iface|irq_mapper_001 0 32 0 32 32 32 32 32 0 0 0 0 0
the_system|acl_iface|irq_mapper 1 31 0 31 32 31 31 31 0 0 0 0 0
the_system|acl_iface|mm_interconnect_3|address_span_extender_kernel_windowed_slave_translator 596 4 5 4 578 4 4 4 0 0 0 0 0
the_system|acl_iface|mm_interconnect_3|clock_cross_kernel_mem1_m0_translator 589 18 2 18 590 18 18 18 0 0 0 0 0
the_system|acl_iface|mm_interconnect_3 581 0 0 0 578 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|avalon_st_adapter_001|error_adapter_0 38 1 2 1 37 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|avalon_st_adapter_001 38 0 0 0 37 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|avalon_st_adapter|error_adapter_0 38 1 2 1 37 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|avalon_st_adapter 38 0 0 0 37 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|rsp_mux|arb|adder 8 4 0 4 4 4 4 4 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|rsp_mux|arb 6 0 4 0 2 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|rsp_mux 185 0 0 0 93 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|rsp_demux_001 94 1 2 1 92 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|rsp_demux 94 1 2 1 92 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|cmd_mux_001 94 0 2 0 92 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|cmd_mux 94 0 2 0 92 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|cmd_demux 96 4 2 4 183 4 4 4 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|pipe_stage_host_ctrl_m0_limiter 186 0 0 0 185 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|router_002|the_default_decode 0 2 0 2 2 2 2 2 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|router_002 92 0 2 0 92 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|router_001|the_default_decode 0 2 0 2 2 2 2 2 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|router_001 92 0 2 0 92 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|router|the_default_decode 0 3 0 3 3 3 3 3 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|router 92 0 3 0 92 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|version_id_s_agent_rsp_fifo 132 39 0 39 91 39 39 39 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|version_id_s_agent|uncompressor 30 1 0 1 28 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|version_id_s_agent 259 39 39 39 276 39 39 39 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|acl_kernel_interface_ctrl_agent_rsp_fifo 132 39 0 39 91 39 39 39 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|acl_kernel_interface_ctrl_agent|uncompressor 30 1 0 1 28 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|acl_kernel_interface_ctrl_agent 259 39 39 39 276 39 39 39 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|pipe_stage_host_ctrl_m0_agent 153 31 60 31 124 31 31 31 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|version_id_s_translator 99 6 15 6 35 6 6 6 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|acl_kernel_interface_ctrl_translator 99 4 2 4 88 4 4 4 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2|pipe_stage_host_ctrl_m0_translator 100 10 2 10 93 10 10 10 0 0 0 0 0
the_system|acl_iface|mm_interconnect_2 124 0 0 0 89 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|avalon_st_adapter|error_adapter_0 38 1 2 1 37 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|avalon_st_adapter 38 0 0 0 37 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|rsp_mux_001 120 0 2 0 118 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|rsp_mux 120 0 2 0 118 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|rsp_demux 121 4 2 4 235 4 4 4 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|cmd_mux|arb|adder 8 2 0 2 4 2 2 2 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|cmd_mux|arb 6 0 0 0 2 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|cmd_mux 237 0 0 0 119 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|cmd_demux_001 120 1 2 1 118 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|cmd_demux 120 1 2 1 118 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|dc_sub|subtract 17 1 0 1 8 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|dc_sub 16 2 0 2 8 2 2 2 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|db_sub|subtract 17 1 0 1 8 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|db_sub 16 2 0 2 8 2 2 2 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|da_sub|subtract 17 1 0 1 8 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|da_sub 16 2 0 2 8 2 2 2 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|bc_sub|subtract 17 1 0 1 8 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|bc_sub 16 2 0 2 8 2 2 2 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ac_sub|subtract 17 1 0 1 8 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ac_sub 16 2 0 2 8 2 2 2 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ab_sub|subtract 17 1 0 1 8 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ab_sub 16 2 0 2 8 2 2 2 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min 31 0 2 0 7 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_burstwrap_increment 7 0 0 0 7 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|align_address_to_size 29 5 0 5 23 5 5 5 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter 120 0 0 0 118 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_burst_adapter 120 0 0 0 118 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|router_002|the_default_decode 0 4 0 4 4 4 4 4 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|router_002 118 0 2 0 118 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|router_001|the_default_decode 0 3 0 3 3 3 3 3 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|router_001 118 3 3 3 118 3 3 3 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|router|the_default_decode 0 3 0 3 3 3 3 3 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|router 118 3 3 3 118 3 3 3 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_agent_rdata_fifo 79 41 0 41 36 41 41 41 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_agent_rsp_fifo 158 39 0 39 117 39 39 39 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_agent|uncompressor 45 1 0 1 43 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_agent 311 39 39 39 333 39 39 39 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|hps_h2f_lw_axi_master_agent|align_address_to_size 38 0 1 0 23 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|hps_h2f_lw_axi_master_agent 413 83 183 83 298 83 83 83 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1|pipe_stage_host_ctrl_s0_translator 104 4 5 4 90 4 4 4 0 0 0 0 0
the_system|acl_iface|mm_interconnect_1 193 0 0 0 122 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|avalon_st_adapter|error_adapter_0 262 1 2 1 261 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|avalon_st_adapter 262 0 0 0 261 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|rsp_mux 371 0 2 0 369 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|rsp_demux 371 1 2 1 369 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|cmd_mux 371 0 2 0 369 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|cmd_demux 371 1 2 1 369 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|router_001|the_default_decode 0 1 0 1 1 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|router_001 370 0 2 0 369 0 0 0 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|router|the_default_decode 0 2 0 2 2 2 2 2 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|router 370 2 3 2 369 2 2 2 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|hps_f2h_sdram0_data_agent_rsp_fifo 410 39 0 39 369 39 39 39 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|hps_f2h_sdram0_data_agent|uncompressor 56 1 0 1 54 1 1 1 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|hps_f2h_sdram0_data_agent 1262 266 262 266 1334 266 266 266 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|address_span_extender_kernel_expanded_master_agent 705 34 116 34 626 34 34 34 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|hps_f2h_sdram0_data_translator 601 4 5 4 583 4 4 4 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0|address_span_extender_kernel_expanded_master_translator 596 9 0 9 592 9 9 9 0 0 0 0 0
the_system|acl_iface|mm_interconnect_0 588 0 0 0 583 0 0 0 0 0 0 0 0
the_system|acl_iface|version_id 3 32 3 32 32 32 32 32 0 0 0 0 0
the_system|acl_iface|pll 2 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|pipe_stage_host_ctrl 94 2 0 2 90 2 2 2 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|dll 2 0 0 0 7 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|oct 1 0 0 0 32 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|c0 228 173 8 173 280 173 173 173 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|seq 0 0 0 0 0 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[3].ubidir_dq_dqs|altdq_dqs2_inst 135 1 3 1 36 1 1 1 10 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[3].ubidir_dq_dqs 135 0 0 0 36 0 0 0 10 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[2].ubidir_dq_dqs|altdq_dqs2_inst 135 1 3 1 36 1 1 1 10 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[2].ubidir_dq_dqs 135 0 0 0 36 0 0 0 10 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[1].ubidir_dq_dqs|altdq_dqs2_inst 135 1 3 1 36 1 1 1 10 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[1].ubidir_dq_dqs 135 0 0 0 36 0 0 0 10 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[0].ubidir_dq_dqs|altdq_dqs2_inst 135 1 3 1 36 1 1 1 10 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[0].ubidir_dq_dqs 135 0 0 0 36 0 0 0 10 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|clock_gen[0].uclk_generator 1 0 0 0 2 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|clock_gen[0].umem_ck_pad|auto_generated 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|ureset_n_pad 7 1 0 1 1 1 1 1 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|ucmd_pad 37 1 0 1 6 1 1 1 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|ubank_pad 19 1 0 1 3 1 1 1 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|uaddress_pad 91 1 0 1 15 1 1 1 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[24].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[23].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[22].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[21].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[20].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[19].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[18].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[17].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[16].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[15].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[14].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[13].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[12].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[11].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[10].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[9].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[8].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[7].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[6].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[5].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[4].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[3].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[2].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[1].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[0].acv_ac_ldc 10 0 1 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads 118 0 5 0 27 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads 633 58 118 58 220 58 58 58 40 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy|memphy_ldc 10 0 1 0 4 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0|umemphy 975 1 2 1 366 1 1 1 40 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|p0 878 545 0 545 130 545 545 545 40 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst|pll 2 1 2 1 12 1 1 1 0 0 0 0 0
the_system|acl_iface|hps|hps_io|border|hps_sdram_inst 1 0 0 0 31 0 0 0 40 0 0 0 0
the_system|acl_iface|hps|hps_io|border 0 0 0 0 0 0 0 0 0 0 0 0 0
the_system|acl_iface|hps|hps_io 11 0 0 0 41 0 0 0 54 0 0 0 0
the_system|acl_iface|hps|fpga_interfaces 457 0 0 0 416 0 0 0 0 0 0 0 0
the_system|acl_iface|hps 468 0 0 0 457 0 0 0 54 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|read_crosser|sync[6].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|read_crosser|sync[5].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|read_crosser|sync[4].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|read_crosser|sync[3].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|read_crosser|sync[2].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|read_crosser|sync[1].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|read_crosser|sync[0].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|read_crosser 9 0 0 0 7 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|write_crosser|sync[6].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|write_crosser|sync[5].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|write_crosser|sync[4].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|write_crosser|sync[3].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|write_crosser|sync[2].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|write_crosser|sync[1].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|write_crosser|sync[0].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo|write_crosser 9 0 0 0 7 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|rsp_fifo 337 76 0 76 265 76 76 76 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|read_crosser|sync[6].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|read_crosser|sync[5].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|read_crosser|sync[4].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|read_crosser|sync[3].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|read_crosser|sync[2].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|read_crosser|sync[1].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|read_crosser|sync[0].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|read_crosser 9 0 0 0 7 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|write_crosser|sync[6].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|write_crosser|sync[5].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|write_crosser|sync[4].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|write_crosser|sync[3].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|write_crosser|sync[2].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|write_crosser|sync[1].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|write_crosser|sync[0].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo|write_crosser 9 0 0 0 7 0 0 0 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1|cmd_fifo 402 75 0 75 323 75 75 75 0 0 0 0 0
the_system|acl_iface|clock_cross_kernel_mem1 583 0 0 0 579 0 0 0 0 0 0 0 0
the_system|acl_iface|address_span_extender_kernel 655 80 0 80 585 80 80 80 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|rst_controller_002|alt_rst_req_sync_uq1 2 1 0 1 1 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|rst_controller_002|alt_rst_sync_uq1 2 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|rst_controller_002 33 30 0 30 1 30 30 30 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|rst_controller_001|alt_rst_req_sync_uq1 2 1 0 1 1 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|rst_controller_001|alt_rst_sync_uq1 2 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|rst_controller_001 33 31 0 31 1 31 31 31 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|rst_controller|alt_rst_req_sync_uq1 2 1 0 1 1 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|rst_controller|alt_rst_sync_uq1 2 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|rst_controller 33 31 0 31 2 31 31 31 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|irq_mapper 1 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|avalon_st_adapter_006|error_adapter_0 38 1 2 1 37 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|avalon_st_adapter_006 38 0 0 0 37 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|avalon_st_adapter_005|error_adapter_0 38 1 2 1 37 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|avalon_st_adapter_005 38 0 0 0 37 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|avalon_st_adapter_004|error_adapter_0 38 1 2 1 37 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|avalon_st_adapter_004 38 0 0 0 37 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|avalon_st_adapter_003|error_adapter_0 70 1 2 1 69 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|avalon_st_adapter_003 70 0 0 0 69 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|avalon_st_adapter_002|error_adapter_0 70 1 2 1 69 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|avalon_st_adapter_002 70 0 0 0 69 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|avalon_st_adapter_001|error_adapter_0 70 1 2 1 69 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|avalon_st_adapter_001 70 0 0 0 69 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|avalon_st_adapter|error_adapter_0 38 1 2 1 37 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|avalon_st_adapter 38 0 0 0 37 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser_003|clock_xer|out_to_in_synchronizer 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser_003|clock_xer|in_to_out_synchronizer 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser_003|clock_xer 104 0 0 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser_003 106 2 0 2 100 2 2 2 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser_002|clock_xer|out_to_in_synchronizer 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser_002|clock_xer|in_to_out_synchronizer 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser_002|clock_xer 104 0 0 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser_002 106 2 0 2 100 2 2 2 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser_001|clock_xer|out_to_in_synchronizer 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser_001|clock_xer|in_to_out_synchronizer 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser_001|clock_xer 104 0 0 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser_001 106 2 0 2 100 2 2 2 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser|clock_xer|out_to_in_synchronizer 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser|clock_xer|in_to_out_synchronizer 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser|clock_xer 104 0 0 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|crosser 106 2 0 2 100 2 2 2 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|sw_reset_s_rsp_width_adapter 141 3 2 3 100 3 3 3 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|sys_description_rom_s1_rsp_width_adapter 141 3 2 3 100 3 3 3 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|address_span_extender_0_cntl_rsp_width_adapter 141 3 2 3 100 3 3 3 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|sw_reset_s_cmd_width_adapter|uncompressor 29 4 0 4 22 4 4 4 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|sw_reset_s_cmd_width_adapter 105 12 0 12 136 12 12 12 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|sys_description_rom_s1_cmd_width_adapter|uncompressor 29 4 0 4 22 4 4 4 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|sys_description_rom_s1_cmd_width_adapter 105 12 0 12 136 12 12 12 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|address_span_extender_0_cntl_cmd_width_adapter|uncompressor 29 4 0 4 22 4 4 4 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|address_span_extender_0_cntl_cmd_width_adapter 105 12 0 12 136 12 12 12 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|rsp_mux|arb|adder 28 14 0 14 14 14 14 14 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|rsp_mux|arb 11 0 4 0 7 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|rsp_mux 696 0 0 0 106 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|rsp_demux_006 102 1 2 1 100 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|rsp_demux_005 102 1 2 1 100 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|rsp_demux_004 102 1 2 1 100 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|rsp_demux_003 102 1 2 1 100 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|rsp_demux_002 102 1 2 1 100 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|rsp_demux_001 102 1 2 1 100 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|rsp_demux 102 1 2 1 100 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|cmd_mux_006 102 0 2 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|cmd_mux_005 102 0 2 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|cmd_mux_004 102 0 2 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|cmd_mux_003 102 0 2 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|cmd_mux_002 102 0 2 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|cmd_mux_001 102 0 2 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|cmd_mux 102 0 2 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|cmd_demux 114 49 2 49 694 49 49 49 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|kernel_cntrl_m0_limiter 202 0 0 0 206 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router_007|the_default_decode 0 7 0 7 7 7 7 7 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router_007 95 0 2 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router_006|the_default_decode 0 7 0 7 7 7 7 7 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router_006 95 0 2 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router_005|the_default_decode 0 7 0 7 7 7 7 7 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router_005 95 0 2 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router_004|the_default_decode 0 7 0 7 7 7 7 7 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router_004 131 0 2 0 136 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router_003|the_default_decode 0 7 0 7 7 7 7 7 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router_003 131 0 2 0 136 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router_002|the_default_decode 0 7 0 7 7 7 7 7 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router_002 131 0 2 0 136 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router_001|the_default_decode 0 7 0 7 7 7 7 7 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router_001 95 0 2 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router|the_default_decode 0 10 0 10 10 10 10 10 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|router 95 0 5 0 100 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|irq_ena_0_s_agent_rsp_fifo 135 39 0 39 94 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|irq_ena_0_s_agent|uncompressor 29 1 0 1 27 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|irq_ena_0_s_agent 270 39 44 39 280 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|version_id_0_s_agent_rsp_fifo 135 39 0 39 94 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|version_id_0_s_agent|uncompressor 29 1 0 1 27 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|version_id_0_s_agent 270 39 44 39 280 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|mem_org_mode_s_agent_rsp_fifo 135 39 0 39 94 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|mem_org_mode_s_agent|uncompressor 29 1 0 1 27 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|mem_org_mode_s_agent 270 39 44 39 280 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|sw_reset_s_agent_rsp_fifo 171 39 0 39 130 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|sw_reset_s_agent|uncompressor 29 1 0 1 27 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|sw_reset_s_agent 406 72 76 72 421 72 72 72 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|sys_description_rom_s1_agent_rsp_fifo 171 39 0 39 130 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|sys_description_rom_s1_agent|uncompressor 29 1 0 1 27 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|sys_description_rom_s1_agent 406 72 76 72 421 72 72 72 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|address_span_extender_0_cntl_agent_rdata_fifo 111 41 0 41 68 41 41 41 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|address_span_extender_0_cntl_agent_rsp_fifo 171 39 0 39 130 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|address_span_extender_0_cntl_agent|uncompressor 29 1 0 1 27 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|address_span_extender_0_cntl_agent 406 72 76 72 421 72 72 72 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|address_span_extender_0_windowed_slave_agent_rdata_fifo 79 41 0 41 36 41 41 41 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|address_span_extender_0_windowed_slave_agent_rsp_fifo 135 39 0 39 94 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|address_span_extender_0_windowed_slave_agent|uncompressor 29 1 0 1 27 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|address_span_extender_0_windowed_slave_agent 270 39 44 39 280 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|kernel_cntrl_m0_agent 159 36 64 36 127 36 36 36 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|irq_ena_0_s_translator 97 5 13 5 72 5 5 5 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|version_id_0_s_translator 97 6 13 6 35 6 6 6 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|mem_org_mode_s_translator 97 5 13 5 68 5 5 5 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|sw_reset_s_translator 166 5 13 5 140 5 5 5 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|sys_description_rom_s1_translator 166 7 5 7 151 7 7 7 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|address_span_extender_0_cntl_translator 166 6 13 6 140 6 6 6 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|address_span_extender_0_windowed_slave_translator 97 4 4 4 83 4 4 4 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1|kernel_cntrl_m0_translator 98 10 2 10 91 10 10 10 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_1 384 0 0 0 389 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|avalon_st_adapter|error_adapter_0 70 1 2 1 69 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|avalon_st_adapter 70 0 0 0 69 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|kernel_cra_s0_rsp_width_adapter 147 3 2 3 106 3 3 3 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|kernel_cra_s0_cmd_width_adapter|uncompressor 45 4 0 4 38 4 4 4 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|kernel_cra_s0_cmd_width_adapter 111 12 0 12 142 12 12 12 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|rsp_mux 108 0 2 0 106 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|rsp_demux 108 1 2 1 106 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|cmd_mux 108 0 2 0 106 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|cmd_demux 108 1 2 1 106 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|router_001|the_default_decode 0 1 0 1 1 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|router_001 143 0 2 0 142 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|router|the_default_decode 0 2 0 2 2 2 2 2 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|router 107 2 3 2 106 2 2 2 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|kernel_cra_s0_agent_rsp_fifo 183 39 0 39 142 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|kernel_cra_s0_agent|uncompressor 45 1 0 1 43 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|kernel_cra_s0_agent 424 72 70 72 461 72 72 72 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|address_span_extender_0_expanded_master_agent 181 32 70 32 139 32 32 32 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|kernel_cra_s0_translator 182 4 0 4 172 4 4 4 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0|address_span_extender_0_expanded_master_translator 114 11 2 11 107 11 11 11 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mm_interconnect_0 138 0 0 0 140 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|irq_ena_0 41 32 36 32 34 32 32 32 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|reset_controller_sw|alt_rst_req_sync_uq1 2 1 0 1 1 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|reset_controller_sw|alt_rst_sync_uq1 2 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|reset_controller_sw 33 30 0 30 1 30 30 30 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|version_id_0 3 32 3 32 32 32 32 32 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|irq_bridge_0 3 0 2 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|mem_org_mode 36 1 31 1 6 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|kernel_cntrl 92 2 0 2 88 2 2 2 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|sw_reset 76 0 73 0 3 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|address_span_extender_0 160 3 47 3 167 3 3 3 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|kernel_cra 176 2 0 2 172 2 2 2 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|sys_description_rom|the_altsyncram|auto_generated 84 0 0 0 64 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface|sys_description_rom 88 0 1 0 64 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_interface 125 0 0 0 145 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|rst_controller_002|alt_rst_req_sync_uq1 2 1 0 1 1 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|rst_controller_002|alt_rst_sync_uq1 2 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|rst_controller_002 33 31 0 31 2 31 31 31 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|rst_controller_001|alt_rst_req_sync_uq1 2 1 0 1 1 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|rst_controller_001|alt_rst_sync_uq1 2 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|rst_controller_001 33 31 0 31 1 31 31 31 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|rst_controller 32 30 0 30 1 30 30 30 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|avalon_st_adapter_004|error_adapter_0 38 1 2 1 37 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|avalon_st_adapter_004 38 0 0 0 37 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|avalon_st_adapter_003|error_adapter_0 38 1 2 1 37 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|avalon_st_adapter_003 38 0 0 0 37 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|avalon_st_adapter_002|error_adapter_0 38 1 2 1 37 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|avalon_st_adapter_002 38 0 0 0 37 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|avalon_st_adapter_001|error_adapter_0 38 1 2 1 37 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|avalon_st_adapter_001 38 0 0 0 37 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|avalon_st_adapter|error_adapter_0 38 1 2 1 37 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|avalon_st_adapter 38 0 0 0 37 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo_001|read_crosser|sync[3].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo_001|read_crosser|sync[2].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo_001|read_crosser|sync[1].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo_001|read_crosser|sync[0].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo_001|read_crosser 6 0 0 0 4 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo_001|write_crosser|sync[3].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo_001|write_crosser|sync[2].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo_001|write_crosser|sync[1].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo_001|write_crosser|sync[0].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo_001|write_crosser 6 0 0 0 4 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo_001 168 70 0 70 94 70 70 70 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo|read_crosser|sync[3].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo|read_crosser|sync[2].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo|read_crosser|sync[1].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo|read_crosser|sync[0].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo|read_crosser 6 0 0 0 4 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo|write_crosser|sync[3].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo|write_crosser|sync[2].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo|write_crosser|sync[1].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo|write_crosser|sync[0].u 3 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo|write_crosser 6 0 0 0 4 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|async_fifo 168 70 0 70 94 70 70 70 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|rsp_mux|arb|adder 20 10 0 10 10 10 10 10 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|rsp_mux|arb 9 0 4 0 5 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|rsp_mux 468 0 0 0 98 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|rsp_demux_004 96 1 2 1 94 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|rsp_demux_003 96 1 2 1 94 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|rsp_demux_002 96 1 2 1 94 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|rsp_demux_001 96 1 2 1 94 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|rsp_demux 96 1 2 1 94 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|cmd_mux_004 96 0 2 0 94 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|cmd_mux_003 96 0 2 0 94 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|cmd_mux_002 96 0 2 0 94 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|cmd_mux_001 96 0 2 0 94 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|cmd_mux 96 0 2 0 94 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|cmd_demux 104 25 2 25 466 25 25 25 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|ctrl_m0_limiter 190 0 0 0 192 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|router_005|the_default_decode 0 5 0 5 5 5 5 5 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|router_005 91 0 2 0 94 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|router_004|the_default_decode 0 5 0 5 5 5 5 5 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|router_004 91 0 2 0 94 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|router_003|the_default_decode 0 5 0 5 5 5 5 5 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|router_003 91 0 2 0 94 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|router_002|the_default_decode 0 5 0 5 5 5 5 5 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|router_002 91 0 2 0 94 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|router_001|the_default_decode 0 5 0 5 5 5 5 5 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|router_001 91 0 2 0 94 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|router|the_default_decode 0 8 0 8 8 8 8 8 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|router 91 0 5 0 94 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|version_id_0_s_agent_rsp_fifo 131 39 0 39 90 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|version_id_0_s_agent|uncompressor 25 1 0 1 23 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|version_id_0_s_agent 260 39 42 39 269 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|pll_lock_avs_0_s_agent_rsp_fifo 131 39 0 39 90 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|pll_lock_avs_0_s_agent|uncompressor 25 1 0 1 23 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|pll_lock_avs_0_s_agent 260 39 42 39 269 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|pll_sw_reset_s_agent_rsp_fifo 131 39 0 39 90 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|pll_sw_reset_s_agent|uncompressor 25 1 0 1 23 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|pll_sw_reset_s_agent 260 39 42 39 269 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|counter_s_agent_rdata_fifo 79 41 0 41 36 41 41 41 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|counter_s_agent_rsp_fifo 131 39 0 39 90 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|counter_s_agent|uncompressor 25 1 0 1 23 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|counter_s_agent 260 39 42 39 269 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|pll_rom_s1_agent_rsp_fifo 131 39 0 39 90 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|pll_rom_s1_agent|uncompressor 25 1 0 1 23 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|pll_rom_s1_agent 260 39 42 39 269 39 39 39 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|ctrl_m0_agent 150 35 62 35 123 35 35 35 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|version_id_0_s_translator 94 6 10 6 35 6 6 6 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|pll_lock_avs_0_s_translator 94 6 10 6 35 6 6 6 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|pll_sw_reset_s_translator 94 5 10 5 72 5 5 5 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|counter_s_translator 94 4 9 4 74 4 4 4 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|pll_rom_s1_translator 94 7 3 7 82 7 7 7 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0|ctrl_m0_translator 95 10 2 10 88 10 10 10 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|mm_interconnect_0 218 0 0 0 162 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|pll_rom|the_altsyncram|auto_generated 47 0 0 0 32 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|pll_rom 51 0 1 0 32 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|version_id_0 3 32 3 32 32 32 32 32 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|pll_lock_avs_0 4 0 2 0 2 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|pll_sw_reset 40 0 37 0 3 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|ctrl 89 2 2 2 85 2 2 2 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|global_routing_kernel_clk2x 1 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|global_routing_kernel_clk 1 0 0 0 1 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|counter 43 1 39 1 34 1 1 1 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk|kernel_pll 2 0 0 0 3 0 0 0 0 0 0 0 0
the_system|acl_iface|acl_kernel_clk 3 0 0 0 3 0 0 0 0 0 0 0 0
the_system|acl_iface 0 0 0 0 0 0 0 0 0 0 0 0 0
the_system 79 2 0 2 111 2 2 2 54 0 0 0 0